## EEC 180 Lab 5 2/22/25 David Zhang and Justin Hsu

## Prelab:







Part 1:

Part 1 works as expected. We are able to use the switches to input data and write to the ram, then we are able to read from the ram and display onto our hex output. This works for both ram modules instantiated and both hex displays.

## Part 2:

```
[Running] tb_lab5.v
Starting computation for RAM
                                    \theta = 1, value loaded into subtractor = 1
Input= 1, SqRt= 1
Starting computation for RAM
                                     1 = 4, value loaded into subtractor = 4
Input= 4, SqRt= 1
Starting computation for RAM
                                    2 = 9. value loaded into subtractor = 9
Input= 9, SqRt= 2
                                    3 = 16, value loaded into subtractor = 16
Starting computation for RAM
Input= 16, SqRt= 3
                                    4 = 25, value loaded into subtractor = 25
Starting computation for RAM
Input= 25, SqRt= 4
                                    5 = 36, value loaded into subtractor = 36
Starting computation for RAM
Input= 36, SqRt= 5
                                    6 = 49, value loaded into subtractor = 49
Starting computation for RAM
Input= 49. SaRt= 6
                                    7 = 64, value loaded into subtractor = 64
Starting computation for RAM
Input= 64, SqRt= 7
Starting computation for RAM
                                    8 = 0, value loaded into subtractor = 0
Input= 0, SqRt= 8
Starting computation for RAM
                                    9 = 6, value loaded into subtractor = 6
Input= 6, SqRt= 0
                                    10 = 13, value loaded into subtractor = 13
Starting computation for RAM
Input= 13, SqRt= 2
Starting computation for RAM
                                    11 = 21, value loaded into subtractor = 21
Input= 21, SqRt= 3
Starting computation for RAM
                                   12 = 27, value loaded into subtractor = 27
Input= 27, SqRt= 4
                                   13 = 44, value loaded into subtractor = 44
Starting computation for RAM
Input= 44, SqRt= 5
Starting computation for RAM
                                    14 = 225, value loaded into subtractor = 225
Input=225, SqRt= 6
Starting computation for RAM
                                    15 = 255, value loaded into subtractor = 255
Input=255. SaRt=15
```

Our code works as expected when uploaded onto the FPGA. However, in the simulation all the outputs are offset by one because since this project required a sequential circuit, so when it executes for the first time, there is no value for the first square root, since everything is being executed in parallel rather than consecutively, and as a result it will generate a one just as a placeholder, and after the first cycle it will work.

## Work Distribution

Work was distributed evenly for both part I and part II. For both parts, each lab partner initially completed their own design. Whichever design was more functional initially would get debugged. Debugging was split between both members of the group.